P.T.O.

## T.E. (Comp.) (Semester – V) (Revised 2007-08) Examination Nov./Dec. 2009 COMPUTER HARDWARE DESIGN

Duration: 3 Hours Total Marks: 100 i) Answer five full questions, atleast one full question from each Instructions: Module. ii) Make suitable assumptions wherever necessary. MODULE-1 1. a) Explain the difference between structure and behaviour in the digital system context. Illustrate your answer by giving. i) a purely structural description. ii) a purly behavioral description. b) Explain the single address and branch instruction format of RIC. 6 c) Construct the logic block diagram of hardware associated with the register AR providing for the accomplishment of either of the transfers.  $AR \leftarrow AR$ 8 given the proper control signal. Both AR and BR are 4 bit registers. 2. a) Suppose that the transfer AR ← AR [2], AR [0:1] is to be accomplished if the control signal CSLI is 1 and AR ← AR [1:2], AR [0] is to be accomplished if CSL2 = 1. Construct a logic block diagram of the input network for the register AR that will provide for both these transfers. 8 b) Enumerate and describe in brief any four of the basic building blocks used in hardware circuits. 8

c) Briefly explain the single address instructions supported by RIC.



- T.E. (Comp.) (Semester V) (H-AJUGOM 00) Examination Nov. Dec. 2009 3. a) Write a combinational logic unit description for a decrementer. When used in a module description the decrementer will be declared DEC [I].
  - b) Write the AHPL sequence for fetching of 16 bit instructions.
  - c) Given that u = (1, 1, 1, 0); V = (1, 0, 0, 1); W = (1, 0, 1).

$$N = \begin{bmatrix} 1 & 0 & 1 \\ 1 & 1 & 0 \\ 0 & 1 & 1 \\ 1 & 1 & 1 \end{bmatrix}; x = 5; a = 1.$$

- me) Compute on at apolygabe base supplies assessed appearing our applying (a
  - iii) u ∧ W

- context. Illustrate your answer b x A if (ii

- iv) NAa garely structural descriptions A.N. (vi 4. a) With the help of a neat flowchart explain the steps involved in the compilation of
  - b) Consider a digital computer with a 32 bit word length and the same registers and bus organisation as in RIC (PC, AC, IX and SP on the BBUS). The set of 32 bit addressed instructions are slightly different. After control has branched away for execution of some addressed instructions (listed in the figure as "don't cares"), the instructions depicted in the below figure, that use AC are to be executed in a single step. The meaning of each mnemonic is the same as in RIC except for MATCH which is the same as XOR except that it has no

| IR [2:3)      | IR [0 : 1<br>00 | 01   1   1   1   1   1   1   1   1   1 | 11       | DAA bou 1 | Suppose that the transf<br>correct signal CSUI is |
|---------------|-----------------|----------------------------------------|----------|-----------|---------------------------------------------------|
| 00            | SBC             | ADC                                    | X        | AND       | CSL2 = 1. Construct a<br>Ax that will provide     |
| i bazu siloti | SUB             | ADD                                    | o wax yn | BIT       | () Daumerate and descrip                          |
| 11            | СМР             | X                                      | X        | XOR       | herdware circuits                                 |
| 10            | X bar           | MVT                                    | dour em  | MATCH     | Hitsefly explain the sir                          |

4



of the full adder circuit.

i) Write the AHPL expression for connections to the ABUS in the step that executes the instructions in above figure. The bas supports administrated to the ii) Write an AHPL expression for Cin (Carry-in to the adder) for this execution iii) Write an AHPL expression for connections to the OBUS for this execution iv) Write an AHPL expression for the transfer statement into zff (zero flag) in this execution step. v) Write an AHPL expression for the transfer statement into vff (Overflow flag) in this execution step. 12 MODULE - III 5. a) With a neat block diagram explain the organization of microprogrammable b) Explain the working of a WOS Investor with a WOS depletion type tran. OIA ras 6 b) Explain with block diagrams the carry look ahead principle and describe how the full adder unit can be used to build the carry look ahead unit. 8 c) Explain the hardware organisation of floating point coprocessor. 6 6. a) Write an AHPL description of the RIC microsequencer and explain. 8 8 b) Write the sequence of AHPL steps to implement signed multiplication. c) Write combinational logic unit description for the propogate and generate section



## MODULE - IV

7. a) Explain the structure and energy band diagram of the components that make up the MOS system. 8 b) An enhancement type NMOS transistor with  $V_t = 2V$  has its source terminal grounded and a 3v DC source connected to the gate. In what region of operation does the device operate for analysis and analysis and an arrive (in i)  $V_{dd} = +0.5v$ ii)  $V_{dd} = IV$ iii)  $V_{dd} = 5V$ If the NMOS device has  $\mu_n$  Cox =  $20 \mu$  A/V,  $w = 100 \mu$ m and  $L = 10 \mu$ m. Find the value of the drain current that results in each of the 3 cases. Neglect dependence of Id on Vds in saturation. c) What is the role of SiO, in IC fabrication? 4 8. a) Design CMOS logic gates for the following functions: i) z = A.B.C.Dii)  $z = (A.B) + C \cdot (A + B)$ b) Explain the working of a MOS Inverter with nMOS depletion type transistor as load. Draw the transfer characteristics. c) What are masks? How are they used?